#### Arquitectura de Computadores

Capítulo 1.
Abstracciones, Tecnología y Rendimiento de los Computadores

Chapter 1.
Computer Abstractions and Technology

Escuela Politécnica Superior Universidad Autónoma de Madrid

**Profesores:** 

G139 y G135: Iván González Martínez

**G132: Francisco J. Gómez Arribas** 

G130 y G131: Gustavo Sutter



#### COMPUTER ORGANIZATION AND DESIGN



The Hardware/Software Interface

## **Chapter 1**

# **Computer Abstractions and Technology**

(based on the original material of the book: "Computer Organization and Design: The Hardware/Software Interface" 4<sup>th</sup> edition)



#### COMPUTER ORGANIZATION AND DESIGN



#### The Hardware/Software Interface

#### **Outline**

- Computer: A historical perspective
- Abstractions
- Technology
  - Performance
    - Definition
    - CPU performance
  - Measuring and evaluating performance
  - Power trends: multi-processing

## **The Computer Revolution**

- Progress in computer technology
  - Underpinned by Moore's Law
- Classes of computers :

#### Computers are pervasive

- Desktop computers
  - General purpose, variety of software
  - Subject to cost/performance tradeoff
- Server computers
  - Network based
  - High capacity, performance, reliability
  - Range from small servers to building sized
- Embedded computers
  - Hidden as components of systems
  - Stringent power/performance/cost constraints

#### **The Processor Market**



#### Microprocessor Transistor Counts 1971-2011 & Moore's Law



#### **Evolution of Processors in Computers**



#### Parallelism and Moore's Law





Original data up to the year 2010 collected and plotted by M. Horowitz, F. Laborrie, O. Shacham, K. Olukotun, L. Hammond, and G. Batten. New plot and data collected for 2010-2017 by K. Rupp

## **Understanding Performance**

- Algorithm
  - Determines number of operations executed
- Programming language, compiler, architecture
  - Determine number of machine instructions executed per operation
- Processor and memory system
  - Determine how fast instructions are executed
- I/O system (including OS)
  - Determines how fast I/O operations are executed

## Inside the Processor (CPU)

- Datapath: performs operations on data
- Control: sequences datapath, memory, ...
- Cache memory
  - Small fast SRAM memory for immediate access to data





AMD Barcelona: 4 processor cores

#### **Abstractions**

- Abstraction helps us deal with complexity
  - Hide lower-level detail
- Instruction set architecture (ISA)
  - A set of hardware-implemented instructions, the symbolic name and the binary code format of each instruction.
  - Is the structure of a computer that a machine language programmer (or a compiler) must understand to write a correct (timing independent) program for that machine.
  - The hardware/software interface.

## Abstractions: Computer Arch.

- ☐ **Organization:** Structures such as datapath, control units, memories, and the busses that interconnect them.
- ☐ Hardware: The logic, the electronic technology employed, the various physical design aspects of the computer



## Abstractions: ISA examples

|                     | RISC (reduced instruction set computers)                                                                    | CISC (complex instruction set computers)            |
|---------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| Memory<br>access    | restricted to load/store<br>instructions, and data<br>manipulation instructions are<br>register-to-register | is directly available to most types of instructions |
| Addressing mode     | limited in number                                                                                           | substantial in number                               |
| Instruction formats | all of the same length                                                                                      | of different lengths                                |
| Instructions        | perform elementary operations                                                                               | perform both elementary and complex operations      |
| Control unit        | Hardwired, high throughput and fast execution                                                               | Microprogrammed, facilitate compact programs and    |

## **Defining Performance**

Which airplane has the best performance?









### **Response Time and Throughput**

- Response time
  - How long it takes to do a task
- Throughput
  - Total work done per unit time
    - e.g., tasks/transactions/... per hour
- How are response time and throughput affected by
  - Replacing the processor with a faster version?
  - Adding more processors?
- We'll focus on response time for now...

### **Relative Performance**

- Define Performance = 1/Execution Time
- "X is n time faster than Y"

```
Performance<sub>x</sub>/Performance<sub>y</sub>
= Execution time<sub>y</sub>/Execution time<sub>x</sub> = n
```

- Example: time taken to run a program
  - 10s on A, 15s on B
  - Execution Time<sub>B</sub> / Execution Time<sub>A</sub>= 15s / 10s = 1.5
  - So A is 1.5 times faster than B

## **Measuring Execution Time**

- Elapsed time
  - Total response time, including all aspects
    - Processing, I/O, OS overhead, idle time
  - Determines system performance
- CPU time
  - Time spent processing a given job
    - Discounts I/O time, other jobs' shares
  - Comprises user CPU time and system CPU time
  - Different programs are affected differently by CPU and system performance

#### **CPU Time**

```
CPU Time = CPU Clock Cycles \times Clock Cycle Time
= \frac{CPU Clock Cycles}{Clock Rate}
```

- Performance improved by
  - Reducing number of clock cycles
  - Increasing clock rate
  - Hardware designer must often trade off clock rate against cycle count

#### Instruction Count and CPI

```
Clock Cycles = Instruction Count \times Cycles per Instruction CPU Time = Instruction Count \times CPI \times Clock Cycle Time = \frac{Instruction Count \times CPI}{Clock Rate}
```

- Instruction Count for a program
  - Determined by program, ISA and compiler
- Average cycles per instruction
  - Determined by CPU hardware
  - If different instructions have different CPI
    - Average CPI affected by instruction mix

## **CPI Example**

- Computer A: Cycle Time = 250ps, CPI = 2.0
- Computer B: Cycle Time = 500ps, CPI = 1.2
- Same ISA
- Which is faster, and by how much?

$$\begin{aligned} \text{CPU Time}_{A} &= \text{Instruction Count} \times \text{CPI}_{A} \times \text{Cycle Time}_{A} \\ &= I \times 2.0 \times 250 \text{ps} = I \times 500 \text{ps} & \text{A is faster...} \end{aligned}$$
 
$$\begin{aligned} \text{CPU Time}_{B} &= \text{Instruction Count} \times \text{CPI}_{B} \times \text{Cycle Time}_{B} \\ &= I \times 1.2 \times 500 \text{ps} = I \times 600 \text{ps} \end{aligned}$$
 
$$\begin{aligned} &\frac{\text{CPU Time}_{B}}{\text{CPU Time}_{A}} &= \frac{I \times 600 \text{ps}}{I \times 500 \text{ps}} = 1.2 & \text{...by this much} \end{aligned}$$

### **CPI in More Detail**

 If different instruction classes take different numbers of cycles

Clock Cycles = 
$$\sum_{i=1}^{n} (CPI_i \times Instruction Count_i)$$

Weighted average CPI

$$CPI = \frac{Clock \ Cycles}{Instruction \ Count} = \sum_{i=1}^{n} \left( CPI_i \times \frac{Instruction \ Count_i}{Instruction \ Count} \right)$$

Relative frequency

## **Performance Summary**

$$CPU Time = \frac{Instructions}{Program} \times \frac{Clock \ cycles}{Instruction} \times \frac{Seconds}{Clock \ cycle}$$

- Performance depends on
  - Algorithm: affects IC, possibly CPI
  - Programming language: affects IC, CPI
  - Compiler: affects IC, CPI
  - Instruction set architecture: affects IC, CPI, T<sub>c</sub>

### **Amdahl's Law**

Speedup is the improvement achieved in execution time.

$$Speedup_{Overall} = \frac{Execution \ time_{old}}{Execution \ time_{new}}$$

Amdahl's Law is used to find the speedup to an overall system when only part of the system is improved.

$$Speedup_{Overall} = \frac{1}{(1 - Fraction_{enhanced}) + \frac{Fraction_{enhanced}}{Speedup_{enhanced}}}$$

## Amdahl's law: 1 improvement



$$Speedup_{Overall} = \frac{1}{(1 - F_e) + \frac{F_e}{S_e}}$$

F<sub>e</sub>: Fraction enhanced

S<sub>e</sub>: Speedup enhanced. Ratio of improvement

## Amdahl's law

Performance is limited to the non-speedup portion of the program.

Execution time after improvement = Execution time of unaffected part + (Execution time of affected part / Amount of Improvement)

Corollary of Amdahl's law: Make the common case fast.

## Amdahl's law: example 1

Suppose we enhance a machine making all floating-point instructions run five times faster. If the execution time of some benchmark before the floating-point enhancement is 12 seconds, what will the speedup be if half of the 12 seconds is spent executing floating-point instructions?

Time<sub>after</sub> = 6 (other instr) + 6 (FP instr) / 5 = 7.2 seconds.  
Speedup = Time<sub>before</sub> / Time<sub>after</sub> = 12 sec / 7.2 sec = 
$$\underline{1.67}$$

$$Speedup_{Overall} = \frac{1}{(1 - F_e) + \frac{F_e}{S_a}} = \frac{1}{(1 - 0.5) + \frac{0.5}{5}} = \frac{1}{0.6} = 1.67$$

## Amdahl's law: example 2

We are looking for a benchmark to show off the new floating-point unit described in the previous example, and we want the overall benchmark to show a speedup of 3. One benchmark we are considering runs for 100 seconds with the old floating-point hardware. How much of the execution time would floating-point instructions have to account for in this program in order to yield our desired speedup on this benchmark?

Speedup = 
$$Time_{before}$$
 /  $Time_{after}$  = 3 = 100 / ( $Time_{FP}$  / 5 + 100 –  $Time_{FP}$ )  
 $Time_{FP}$  = 83.33 seconds

Speedup<sub>Overall</sub> = 
$$\frac{1}{(1 - F_e) + \frac{F_e}{S_e}}$$
;  $3 = \frac{1}{(1 - F_e) + \frac{F_e}{5}}$ ;  $3 = \frac{5}{5 - 4F_e}$ ;  $F_e = 0.83$ 

## Amdahl's law generalization



$$Speedup_{overall} = \frac{1}{1 - \overset{n}{\overset{n}{\bigcirc}} F_{e,i} + \overset{n}{\overset{n}{\bigcirc}} \frac{F_{e,i}}{S_{e,i}}}$$

## Amdahl's law: An exercise

**Example:** Using the Amdahl's law. Calculate the speed up of the system in both cases:

| Case 1: x10 in   | ARITHMETIC LOGIC UNIT (ALU) |        |        |        |  |
|------------------|-----------------------------|--------|--------|--------|--|
| FP Operation     | INT                         | FP SUM | FP MUL | FP DIV |  |
| Instruction (%)  | 70                          | 15     | 10     | 5      |  |
| Old CPI          | 2                           | 40     | 60     | 100    |  |
| New CPI improved | 2                           | 4      | 6      | 10     |  |

| Case 2: FP with        | ARITHMETIC LOGIC UNIT (ALU) |        |        |        |  |
|------------------------|-----------------------------|--------|--------|--------|--|
| different improvements | INT                         | FP SUM | FP MUL | FP DIV |  |
| Instruction (%)        | 70                          | 15     | 10     | 5      |  |
| Old CPI                | 2                           | 40     | 60     | 100    |  |
| New CPI improved       | 2                           | 2      | 15     | 10     |  |

#### Pitfall: MIPS as a Performance Metric

- MIPS: Millions of Instructions Per Second
  - Doesn't account for
    - Differences in ISAs between computers
    - Differences in complexity between instructions

$$\begin{aligned} \text{MIPS} &= \frac{\text{Instruction count}}{\text{Execution time} \times 10^6} \\ &= \frac{\text{Instruction count}}{\frac{\text{Instruction count} \times \text{CPI}}{\text{Clock rate}}} = \frac{\text{Clock rate}}{\text{CPI} \times 10^6} \end{aligned}$$

CPI varies between programs on a given CPU

#### **MFLOPs as a Performance Metric**

MFLOPS: Millions of Floating-point Operations Per Second

$$MFLOPS = \frac{Floating point instruction count}{Execution time 10^6}$$

The MFLOPS measure, as described by [ref1], is widely employed because of its efficiency and effectiveness in terms of simplicity and its indicative abilities.

See www.top500.org

[1] Evaluating the Mflops MeasureRan Giladi, Journal IEEE Micro archive Vol 16 Issue 4, 1996, pp 69-75

### MIPS vs MFLOPs: An exercise

**Example:** Compare the performance @ 100 MHz of M1-CISC and M2-RISC. (Also using MIPS and MFLOPs metrics):

|            | Alu INT            | Mem             | FP              |
|------------|--------------------|-----------------|-----------------|
| IC M1-cisc | 5x10 <sup>6</sup>  | 10 <sup>6</sup> | 10 <sup>6</sup> |
| IC M2-risc | 10x10 <sup>6</sup> | 10 <sup>6</sup> | 10 <sup>6</sup> |
| CPI        | 1                  | 2               | 3               |

- The performance of M1-CISC =1,5 x M2-RISC (50% better)
- M1 MIPS < M2 MIPS</li>
- M1 MFLOPs > M2 MFLOPs

### **SPEC CPU Benchmark**

- Programs used to measure performance
  - Supposedly typical of actual workload
- Standard Performance Evaluation Corp (SPEC)
  - Develops benchmarks for CPU, I/O, Web, ...
- SPEC CPU2006
  - Elapsed time to execute a selection of programs
    - Negligible I/O, so focuses on CPU performance
  - Normalize relative to reference machine
  - Summarize as geometric mean of performance ratios
    - CINT2006 (integer) and CFP2006 (floating-point)



## CINT2006 for Opteron X4 2356

| Name           | Description                   | IC × 10 | CPI   | Tc (ns) | Exec time | Ref time | SPECratio |
|----------------|-------------------------------|---------|-------|---------|-----------|----------|-----------|
| perl           | Interpreted string processing | 2,118   | 0.75  | 0.40    | 637       | 9,777    | 15.3      |
| bzip2          | Block-sorting compression     | 2,389   | 0.85  | 0.40    | 817       | 9,650    | 11.8      |
| gcc            | GNU C Compiler                | 1,050   | 1.72  | 0.40    | 724       | 8,050    | 11.1      |
| mcf            | Combinatorial optimization    | 336     | 10.00 | 0.40    | 1,345     | 9,120    | 6.8       |
| go             | Go game (AI)                  | 1,658   | 1.09  | 0.40    | 721       | 10,490   | 14.6      |
| hmmer          | Search gene sequence          | 2,783   | 0.80  | 0.40    | 890       | 9,330    | 10.5      |
| sjeng          | Chess game (AI)               | 2,176   | 0.96  | 0.40    | 837       | 12,100   | 14.5      |
| libquantum     | Quantum computer simulation   | 1,623   | 1.61  | 0.40    | 1,047     | 20,720   | 19.8      |
| h264avc        | Video compression             | 3,102   | 0.80  | 0.40    | 993       | 22,130   | 22.3      |
| omnetpp        | Discrete event simulation     | 587     | 2.94  | 0.40    | 690       | 6,250    | 9.1       |
| astar          | Games/path finding            | 1,082   | 1.79  | 0.40    | 773       | 7,020    | 9.1       |
| xalancbmk      | XML parsing                   | 1,058   | 2.70  | 0.40    | 1,143     | 6,900    | 6.0       |
| Geometric mean |                               |         |       | 11.7    |           |          |           |

High cache miss rates

#### **Power Trends**



In CMOS IC technology

Power = Capacitive load × Voltage<sup>2</sup> × Frequency

×30

5V → 1V

× 1000

## **Reducing Power**

- Suppose a new CPU has
  - 85% of capacitive load of old CPU
  - 15% voltage and 15% frequency reduction

$$\frac{P_{\text{new}}}{P_{\text{old}}} = \frac{C_{\text{old}} \times 0.85 \times (V_{\text{old}} \times 0.85)^2 \times F_{\text{old}} \times 0.85}{C_{\text{old}} \times V_{\text{old}}^2 \times F_{\text{old}}} = 0.85^4 = 0.52$$

- The power wall
  - We can't reduce voltage further
  - We can't remove more heat
- How else can we improve performance?

## **Uniprocessor Performance**



## Multiprocessors

- Multicore microprocessors
  - More than one processor per chip
- Requires explicitly parallel programming
  - Compare with instruction level parallelism
    - Hardware executes multiple instructions at once
    - Hidden from the programmer
  - Hard to do
    - Programming for performance
    - Load balancing
    - Optimizing communication and synchronization

## **New Era of Computing**



## **Concluding Remarks**

- Cost/performance is improving
  - Due to underlying technology development
- Hierarchical layers of abstraction
  - In both hardware and software
- Instruction set architecture
  - The hardware/software interface
- Execution time: "the best" performance measure
- Power is a limiting factor
  - Use parallelism to improve performance

#### Info Adicional: Fórmulas y relaciones útiles para los ejercicios

$$T_{CPU} = NI \times CPI \times T_{CICLO} =$$
  
= NroCiclosReloj / FreqReloj

 $Rendimiento(X) = 1 / T_{EJEC}(X)$ 

X es n veces más rápido que Y significa:

$$n = \frac{\text{Rendimiento}(X)}{\text{Rendimiento}(Y)} = \frac{T_{\text{EJEC}}(Y)}{T_{\text{EJEC}}(X)}$$

Una mejora en el sistema se mide con la:

$$Aceleración = \frac{T_{EJ}(\sin \text{ mejora})}{T_{EJ}(\cos \text{ mejora})} = \frac{R(\cos \text{ m.})}{R(\sin \text{ m.})}$$

La *ley de Amdahl* mide la mejora del rendimiento global de un sistema. Donde:

F<sub>m</sub>: Fracción de tiempo mejorada y Acc<sub>m</sub>: Aceleración mejorada

$$Acc_{global} = \frac{1}{(1 - F_{m}) + \frac{F_{m}}{Acc_{m}}}$$

La *ley de Amdahl* para varias mejoras:

$$Acc_{global} = \frac{1}{1 - \sum_{i=1}^{n} F_{m,i} + \sum_{i=1}^{n} \frac{F_{m,i}}{Acc_{m,i}}}$$

MIPS = NI /  $(T_{CPU} \times 10^6) = NI / (NI \times CPI \times T_{Ciclo} \times 10^6) = Frec/ (CPI \times 10^6)$